Yi Li bio photo

Yi Li

Associate Professor

School of Computer Science and Engineering (SCSE)
Nanyang Technological University (NTU)

Address: Block N4-02b-63
50 Nanyang Avenue, Singapore 639798
Phone: +65 6790 4287

Email Twitter LinkedIn GitHub Bitbucket Google Scholar ORCID

Translating PDDL into CSP#—The PAT Approach

Yi Li, Jing Sun, Jin Song Dong, Yang Liu, and Jun Sun

In Proceedings of the 17th IEEE International Conference on Engineering of Complex Computer Systems (ICECCS), 2012

Abstract: Model checking provides a way to automatically verify hardware and software systems, whereas the goal of planning is to produce a sequence of actions that leads from the initial state to the desired goal state. Recently research indicates that there is a strong connection between model checking and planning problem solving. In this paper, we investigate the feasibility of using a newly developed model checking framework, Process Analysis Toolkit (PAT), to serve as a planning solution provider for upper layer applications. We first carried out a number of experiments on different planning tools in order to compare their performance and capabilities. Our experimental results showed that the performance of the PAT model checker is comparable to that of state-of-the-art planners for certain categories of problems. We further propose a set of translation rules for mapping from a commonly used planning notation—PDDL into the CSP# modeling language of PAT. Finally, we provide evaluations on the translated models against other approaches in the planning domain to demonstrate the effectiveness of using the PAT model checker for planning.

Cite:

@inproceedings{Li2012TPC,
  author = {Li, Yi and Sun, Jing and Dong, Jin Song and Liu, Yang and Sun, Jun},
  booktitle = {Proceedings of the 17th IEEE International Conference on Engineering of Complex Computer Systems (ICECCS)},
  month = jul,
  pages = {240--249},
  title = {Translating {PDDL} into {CSP}\#---The {PAT} Approach},
  year = {2012}
}
Paper