A Simple and Unambiguous Definition of Threshold Voltage and Its Implications in Deep-Submicron MOS Device Modeling

X. Zhou, Member, IEEE, K. Y. Lim, Student Member, IEEE, and D. Lim


IEEE Transactions on Electron Devices, Vol. 46, No. 4, pp. 807-809, April 1999.

(Manuscript received September 8, 1998; revised November 2, 1998)


Copyright | Abstract | References | Citation | Figures | Reprint | Back



Abstract

A new definition of MOSFET threshold voltage is proposed, namely, the "critical-current at linear-threshold" method, which has a unique solution and is very simple to measure.  This definition gives consistent values of threshold voltage for different regions of operation at long channel, and contains the information on short-channel effects at short channel, which is very useful for deep-submicron MOS device characterization and modeling.  The proposed method effectively removes ambiguity of de facto industry standard of the constant-current method for MOS threshold voltage.


References



Citation

  1. [9] X. Zhou, K. Y. Lim, and D. Lim, "A new 'Critical-Current at Linear-Threshold' method for direct extraction of deep-submicron MOSFET effective channel length," IEEE Trans. Electron Devices, Vol. 46, No. 7, pp. 1492-1494, July 1999.
  2. [13] X. Zhou, "Exploring the novel characteristics of Hetero-Material Gate Field-Effect Transistors (HMGFET's) with gate-material engineering," IEEE Trans. Electron Devices, Vol. 47, No. 1, pp. 113-120, Jan. 2000.
  3. [2] X. Zhou and K. Y. Lim, "A novel approach to compact I-V modeling for deep-submicron MOSFET's technology development with process correlation," Proc. 3rd International Conference on Modeling and Simulation of Microsystems (MSM2000), San Diego, CA, Mar. 2000, pp. 333-336.
  4. [7] K. Y. Lim and X. Zhou, "A physically-based semi-empirical effective mobility model for MOSFET compact I-V modeling," Solid-State Electron., Vol. 45, No. 1, pp. 193-197, Jan. 2001.
  5. [10] X. Zhou and K. Y. Lim, "Experimental determination of electrical, metallurgical, and physical gate lengths of submicron MOSFET's," Proc. 4th International Conference on Modeling and Simulation of Microsystems (MSM2001), Hilton Head Island, SC, Mar. 2001, pp. 44-47.
  6. [4] X. Zhou, K. Y. Lim, and W. Qian, "Threshold voltage definition and extraction for deep-submicron MOSFETs," Solid-State Electron., Vol. 45, No. 3, pp. 507-510, Apr. 2001.
  7. [8] J. A. Salcedo, A. Ortiz-Conde, E.J.G. Sanchez, J. Muci, J.J. Liou, and Y. Yue, "New approach for defining the threshold voltage of MOSFETs," IEEE Trans. Electron Devices, Vol. 48, No. 4, pp. 809-813, Apr. 2001. Download PDF
  8. [19] X. Zhou and K. Y. Lim, "Unified MOSFET compact I-V model formulation through physics-based effective transformation," IEEE Trans. Electron Devices, Vol. 48, No. 5, pp. 887-896, May 2001.
  9. [17] X. Zhou, S. B. Chiah, K. Y. Lim, Y. Wang, X. Yu, S. Chwa, A. See, and L. Chan, "Technology-dependent modeling of deep-submicron MOSFET's and ULSI circuits," (Invited Paper), Proc. 6th International Conference on Solid-State and Integrated-Circuit Technology (ICSICT-2001), Shanghai, Oct. 2001, Vol. 2, pp. 855-860.
  10. [13] X. Zhou and K. Y. Lim, "De-embedding length-dependent edge-leakage current in shallow trench isolation submicron MOSFETs," to appear in Solid-State Electron., 2002.
  11. [7] X. Zhou, "Xsim: A compact model for bridging technology developers and circuit designers," (Invited Paper), to appear in Proc. 5th International Conference on Modeling and Simulation of Microsystems (WCM-MSM2002), San Juan, Puerto Rico, Apr. 2002.
  12. [13] X. Zhou and K. Y. Lim, "De-embedding Length-Dependent Edge-Leakage Current in Shallow Trench Isolation Submicron MOSFETs," Solid-State Electron., Vol. 46, No. 5, pp. 769-772, Apr. 2002.
  13. [10] A. Ortiz-Conde, F. J. García Sáncheza, J. J. Liou, A. Cerdeira, M. Estradac, and Y. Yue, "A review of recent MOSFET threshold voltage extraction methods," Microelectronics Reliability, Vol. 42, No. 4-5, pp. 583-596 2002, April-May 2002. Download PDF
  14. [14] M. Y. Kwong, R. Kasnavi, P. Griffin, J. D. Plummer, R. W. Dutton, "Impact of lateral source/drain abruptness on device performance," IEEE Trans. Electron Devices, Vol. 49, No. 11, pp. 1882-1890, Nov. 2002. Download PDF
  15. [11] A. Chaudhry and M. J. Kumar, "Investigation of the Novel Attributes of a Fully Depleted Dual-Material Gate SOI MOSFET," IEEE Trans. Electron Devices, Vol. 51, No. 9, pp. 1463-1467, September 2004. Download PDF
  16. [] G. V. Reddy and M. J. Kumar, "Investigation of the novel attributes of a single-halo double gate SOI MOSFET: 2D simulation study," Microelectronics Journal, Vol. 35, No. 9, pp. 761-765, September 2004.
  17. [13] G. Venkateshwar Reddy and M. Jagadesh Kumar, "Investigation of the novel attributes of a single-halo double gate SOI MOSFET: 2D simulation study," Microelectronics J., Vol. 35, No. 9, pp. 761-765, 2004. Download PDF
  18. [29] G. V. Reddy and M. J. Kumar , "A new dual-material double-gate (DMDG) nanoscale SOI MOSFET - Two-dimensional analytical modeling and simulation," IEEE Trans. Nanotechnology, Vol. 4, No. 2, pp. 260-268, Mar. 2005. Download PDF
  19. [] K. Lee, J. H. Kim, and S. Im, "Probing the work function of a gate metal with a top-gate ZnO-thin-film transistor with a polymer dielectric," Appl. Phys. Lett., Vol. 88, No. 2, 023504, Jan. 2006.
  20. [] R. Kaur, R. Chaujar, M. Saxena, and R. S. Gupta, "Performance investigation of 50-nm insulated-shallow-extension gate-stack (ISEGaS) MOSFET for mixed mode applications," IEEE Trans. Electron Devices, Vol. 54, No. 2, pp. 365-368, Feb. 2007.
  21. [45] V. Venkataraman, S. Nawal, and M. J. Kumar, "Compact Analytical Threshold-Voltage Model of Nanoscale Fully Depleted Strained-Si on Silicon–Germanium-on-Insulator (SGOI) MOSFETs," IEEE Trans. Electron Devices, Vol. 54, No. 3, pp. 554-562, Mar. 2007. Download PDF
  22. [24] T. K. Chiang and M. L. Chen, "A new analytical threshold voltage model for symmetrical double-gate MOSFETs with high-k gate dielectrics," Solid-State Electron., Vol. 51, No. 3, pp. 387-393, Mar. 2007. Download PDF
  23. [18] G. Zhang, Z. Shao, and K. Zhou, "Threshold voltage model of short-channel FD-SOI MOSFETs with vertical Gaussian profile," IEEE Trans. Electron Devices, Vol. 55, No. 3, pp. 803-809, Mar. 2008.


IEL citation
ISI citation